## List of Delivery Package Documentation

Honey, I Shrunk the NASA Payload, The Sequel

| Interface Verification (IV)                              | This section verifies the final payload interface and how the<br>payload will connect to the hosting spacecraft. Verify envelope<br>and mounting interface. Verify electrical interface, including pin<br>out & continuity/resistance/isolation/grounding data.<br>Examples of how to do this would include:<br>-photos of measurements<br>-fit check<br>-Coordinate Measuring Machine (CMM) data<br>-go/no go thread info<br>-mounting hole + connector true position data<br>-connector pin-out verification tests (safe to mate)<br>-grounding resistance measurement to pin-out |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| As-Built Bill of Material and Material<br>Certifications | <ul> <li>This section verifies the quality of all materials included in the payload (both interior and enclosure) and are appropriate for use in flight applications.</li> <li>Examples of items to include: <ul> <li>BOM for everything used in the payload (interior and exterior)</li> <li>Certification of compliance for all external components</li> <li>enclosure</li> <li>enclosure threads/fastener</li> <li>enclosure thread/fastener locking material</li> <li>connectors</li> </ul> </li> </ul>                                                                         |
| Material Item Usage List (MIUL)*                         | This section documents all materials and processes used in the<br>payload assembly. Final MIUL delivered by payload team and<br>approved by JPL.<br>Examples include:<br>-materials list (e.g. metals, ceramics, adhesives)<br>-process list (e.g. metal plating, heat treatment, anodizing,<br>painting)                                                                                                                                                                                                                                                                           |
| Structural Verification Plan (SVP)                       | This section provides proof that they satisfied the SVP that will<br>be provided by JPL. It should convince the reader that the<br>payload will survive the required environmental tests.<br>Examples include:<br>-quasi-static structural analysis package<br>-bolted joint analysis<br>-crash/load analysis<br>-shock/vibration simulations<br>-thermally-induced stresses simulations                                                                                                                                                                                            |
| Payload User Manual                                      | This section outlines the payload-specific integration and operational procedures.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

|                                       | Examples include:<br>-Mechanical integration                        |
|---------------------------------------|---------------------------------------------------------------------|
|                                       | -Electrical integration                                             |
|                                       | -Software/firmware interface and usage information                  |
|                                       | -Operations guide (lab and mission use)                             |
| Special Handling Constraints Document | This section details constraints on JPL for safe hardware           |
| (SHCD)                                | handling during assembly and integration activities.                |
|                                       | Examples include:                                                   |
|                                       | -protected components instrument ontics                             |
|                                       | -ESD safety                                                         |
|                                       | -safe fixturing or hand-holding points                              |
|                                       | -packing requirements                                               |
| DESIGN PACKAGE (HARDWARE AND          | This section includes detailed information about the payload        |
| SOFTWARE)*                            | design.                                                             |
|                                       |                                                                     |
|                                       | Examples include:                                                   |
|                                       | -All mechanical assembly and component drawings and BOM's           |
|                                       | -All electrical schematics and electronics parts lists              |
|                                       | -All software/firmware databases                                    |
|                                       | -System block diagrams                                              |
|                                       | interface (e.g. resistances voltages switching/signaling etc) It    |
|                                       | includes first-layer of the electrical schematic that the           |
|                                       | instrument connects to each externally interfacing pin. This        |
|                                       | data sheet should include everything up to the first active         |
|                                       | component (e.g. the first transceiver, transistor, mux, regulator), |
|                                       | with all passive components along the path. It may sometimes        |
|                                       | be necessary to include more of the schematic (i.e. if the          |
|                                       | function of a given pin would not otherwise be clear).              |
|                                       |                                                                     |
| TESTING, VERIFICATION & VALIDATION    | The document details test procedures and a VnV matrix that          |
| (VnV)                                 | maps results to payload requirements. Includes                      |
|                                       | functional/Performance Requirements and proof.                      |
|                                       | Examples include:                                                   |
|                                       | -Test data                                                          |
|                                       | -Run-time log                                                       |
| ANOMALIES LIST                        | This section includes anomalies, exceptions, and discrepancies      |
|                                       | related to hardware build and test with respect to hardware         |
|                                       | requirements.                                                       |
|                                       | Evamples include:                                                   |
|                                       | test anomalies                                                      |
|                                       | -configuration discrepancies due to component damage/repair         |
|                                       | etc.                                                                |
|                                       |                                                                     |

\*the MIUL and Design package can be worked on early in the development phase with the team's project manager